Loading...
Searching...
No Matches
at86rf215_registers.h
Go to the documentation of this file.
1/*
2 * SPDX-FileCopyrightText: 2019 ML!PA Consulting GmbH
3 * SPDX-License-Identifier: LGPL-2.1-only
4 */
5
6#pragma once
7
17
18#include <stdint.h>
19#include "vendor/at86rf215.h"
20
21#ifdef __cplusplus
22extern "C" {
23#endif
24
30 uint16_t RG_IRQS;
31 uint16_t RG_IRQM;
32 uint16_t RG_AUXS;
33 uint16_t RG_STATE;
34 uint16_t RG_CMD;
35 uint16_t RG_CS;
36 uint16_t RG_CCF0L;
37 uint16_t RG_CCF0H;
38 uint16_t RG_CNL;
39 uint16_t RG_CNM;
40 uint16_t RG_RXBWC;
41 uint16_t RG_RXDFE;
42 uint16_t RG_AGCC;
43 uint16_t RG_AGCS;
44 uint16_t RG_RSSI;
45 uint16_t RG_EDC;
46 uint16_t RG_EDD;
47 uint16_t RG_EDV;
48 uint16_t RG_RNDV;
49 uint16_t RG_TXCUTC;
50 uint16_t RG_TXDFE;
51 uint16_t RG_PAC;
52 uint16_t RG_PADFE;
53 uint16_t RG_PLL;
54 uint16_t RG_PLLCF;
55 uint16_t RG_TXCI;
56 uint16_t RG_TXCQ;
57 uint16_t RG_TXDACI;
58 uint16_t RG_TXDACQ;
59};
60
61
67 uint16_t RG_IRQS;
68 uint16_t RG_FBRXS;
69 uint16_t RG_FBRXE;
70 uint16_t RG_FBTXS;
71 uint16_t RG_FBTXE;
72 uint16_t RG_IRQM;
73 uint16_t RG_PC;
74 uint16_t RG_PS;
75 uint16_t RG_RXFLL;
76 uint16_t RG_RXFLH;
77 uint16_t RG_TXFLL;
78 uint16_t RG_TXFLH;
79 uint16_t RG_FBLL;
80 uint16_t RG_FBLH;
81 uint16_t RG_FBLIL;
82 uint16_t RG_FBLIH;
83 uint16_t RG_OFDMPHRTX;
84 uint16_t RG_OFDMPHRRX;
85 uint16_t RG_OFDMC;
86 uint16_t RG_OFDMSW;
87 uint16_t RG_OQPSKC0;
88 uint16_t RG_OQPSKC1;
89 uint16_t RG_OQPSKC2;
90 uint16_t RG_OQPSKC3;
91 uint16_t RG_OQPSKPHRTX;
92 uint16_t RG_OQPSKPHRRX;
93 uint16_t RG_AFC0;
94 uint16_t RG_AFC1;
95 uint16_t RG_AFFTM;
96 uint16_t RG_AFFVM;
97 uint16_t RG_AFS;
98 uint16_t RG_MACEA0;
99 uint16_t RG_MACEA1;
100 uint16_t RG_MACEA2;
101 uint16_t RG_MACEA3;
102 uint16_t RG_MACEA4;
103 uint16_t RG_MACEA5;
104 uint16_t RG_MACEA6;
105 uint16_t RG_MACEA7;
106 uint16_t RG_MACPID0F0;
107 uint16_t RG_MACPID1F0;
108 uint16_t RG_MACSHA0F0;
109 uint16_t RG_MACSHA1F0;
110 uint16_t RG_MACPID0F1;
111 uint16_t RG_MACPID1F1;
112 uint16_t RG_MACSHA0F1;
113 uint16_t RG_MACSHA1F1;
114 uint16_t RG_MACPID0F2;
115 uint16_t RG_MACPID1F2;
116 uint16_t RG_MACSHA0F2;
117 uint16_t RG_MACSHA1F2;
118 uint16_t RG_MACPID0F3;
119 uint16_t RG_MACPID1F3;
120 uint16_t RG_MACSHA0F3;
121 uint16_t RG_MACSHA1F3;
122 uint16_t RG_AMCS;
123 uint16_t RG_AMEDT;
124 uint16_t RG_AMAACKPD;
125 uint16_t RG_AMAACKTL;
126 uint16_t RG_AMAACKTH;
127 uint16_t RG_FSKC0;
128 uint16_t RG_FSKC1;
129 uint16_t RG_FSKC2;
130 uint16_t RG_FSKC3;
131 uint16_t RG_FSKC4;
132 uint16_t RG_FSKPLL;
133 uint16_t RG_FSKSFD0L;
134 uint16_t RG_FSKSFD0H;
135 uint16_t RG_FSKSFD1L;
136 uint16_t RG_FSKSFD1H;
137 uint16_t RG_FSKPHRTX;
138 uint16_t RG_FSKPHRRX;
139 uint16_t RG_FSKRPC;
140 uint16_t RG_FSKRPCONT;
141 uint16_t RG_FSKRPCOFFT;
142 uint16_t RG_FSKRRXFLL;
143 uint16_t RG_FSKRRXFLH;
144 uint16_t RG_FSKDM;
145 uint16_t RG_FSKPE0;
146 uint16_t RG_FSKPE1;
147 uint16_t RG_FSKPE2;
148 uint16_t RG_PMUC;
149 uint16_t RG_PMUVAL;
150 uint16_t RG_PMUQF;
151 uint16_t RG_PMUI;
152 uint16_t RG_PMUQ;
153 uint16_t RG_CNTC;
154 uint16_t RG_CNT0;
155 uint16_t RG_CNT1;
156 uint16_t RG_CNT2;
157 uint16_t RG_CNT3;
158};
159
160
165static const struct at86rf215_RF_regs RF09_regs = {
166 .RG_IRQS = 0x00,
167 .RG_IRQM = 0x100,
168 .RG_AUXS = 0x101,
169 .RG_STATE = 0x102,
170 .RG_CMD = 0x103,
171 .RG_CS = 0x104,
172 .RG_CCF0L = 0x105,
173 .RG_CCF0H = 0x106,
174 .RG_CNL = 0x107,
175 .RG_CNM = 0x108,
176 .RG_RXBWC = 0x109,
177 .RG_RXDFE = 0x10A,
178 .RG_AGCC = 0x10B,
179 .RG_AGCS = 0x10C,
180 .RG_RSSI = 0x10D,
181 .RG_EDC = 0x10E,
182 .RG_EDD = 0x10F,
183 .RG_EDV = 0x110,
184 .RG_RNDV = 0x111,
185 .RG_TXCUTC = 0x112,
186 .RG_TXDFE = 0x113,
187 .RG_PAC = 0x114,
188 .RG_PADFE = 0x116,
189 .RG_PLL = 0x121,
190 .RG_PLLCF = 0x122,
191 .RG_TXCI = 0x125,
192 .RG_TXCQ = 0x126,
193 .RG_TXDACI = 0x127,
194 .RG_TXDACQ = 0x128,
195};
197
202static const struct at86rf215_RF_regs RF24_regs = {
203 .RG_IRQS = 0x01,
204 .RG_IRQM = 0x200,
205 .RG_AUXS = 0x201,
206 .RG_STATE = 0x202,
207 .RG_CMD = 0x203,
208 .RG_CS = 0x204,
209 .RG_CCF0L = 0x205,
210 .RG_CCF0H = 0x206,
211 .RG_CNL = 0x207,
212 .RG_CNM = 0x208,
213 .RG_RXBWC = 0x209,
214 .RG_RXDFE = 0x20A,
215 .RG_AGCC = 0x20B,
216 .RG_AGCS = 0x20C,
217 .RG_RSSI = 0x20D,
218 .RG_EDC = 0x20E,
219 .RG_EDD = 0x20F,
220 .RG_EDV = 0x210,
221 .RG_RNDV = 0x211,
222 .RG_TXCUTC = 0x212,
223 .RG_TXDFE = 0x213,
224 .RG_PAC = 0x214,
225 .RG_PADFE = 0x216,
226 .RG_PLL = 0x221,
227 .RG_PLLCF = 0x222,
228 .RG_TXCI = 0x225,
229 .RG_TXCQ = 0x226,
230 .RG_TXDACI = 0x227,
231 .RG_TXDACQ = 0x228,
232};
234
239static const struct at86rf215_BBC_regs BBC0_regs = {
240 .RG_IRQS = 0x02,
241 .RG_FBRXS = 0x2000,
242 .RG_FBRXE = 0x27FE,
243 .RG_FBTXS = 0x2800,
244 .RG_FBTXE = 0x2FFE,
245 .RG_IRQM = 0x300,
246 .RG_PC = 0x301,
247 .RG_PS = 0x302,
248 .RG_RXFLL = 0x304,
249 .RG_RXFLH = 0x305,
250 .RG_TXFLL = 0x306,
251 .RG_TXFLH = 0x307,
252 .RG_FBLL = 0x308,
253 .RG_FBLH = 0x309,
254 .RG_FBLIL = 0x30A,
255 .RG_FBLIH = 0x30B,
256 .RG_OFDMPHRTX = 0x30C,
257 .RG_OFDMPHRRX = 0x30D,
258 .RG_OFDMC = 0x30E,
259 .RG_OFDMSW = 0x30F,
260 .RG_OQPSKC0 = 0x310,
261 .RG_OQPSKC1 = 0x311,
262 .RG_OQPSKC2 = 0x312,
263 .RG_OQPSKC3 = 0x313,
264 .RG_OQPSKPHRTX = 0x314,
265 .RG_OQPSKPHRRX = 0x315,
266 .RG_AFC0 = 0x320,
267 .RG_AFC1 = 0x321,
268 .RG_AFFTM = 0x322,
269 .RG_AFFVM = 0x323,
270 .RG_AFS = 0x324,
271 .RG_MACEA0 = 0x325,
272 .RG_MACEA1 = 0x326,
273 .RG_MACEA2 = 0x327,
274 .RG_MACEA3 = 0x328,
275 .RG_MACEA4 = 0x329,
276 .RG_MACEA5 = 0x32A,
277 .RG_MACEA6 = 0x32B,
278 .RG_MACEA7 = 0x32C,
279 .RG_MACPID0F0 = 0x32D,
280 .RG_MACPID1F0 = 0x32E,
281 .RG_MACSHA0F0 = 0x32F,
282 .RG_MACSHA1F0 = 0x330,
283 .RG_MACPID0F1 = 0x331,
284 .RG_MACPID1F1 = 0x332,
285 .RG_MACSHA0F1 = 0x333,
286 .RG_MACSHA1F1 = 0x334,
287 .RG_MACPID0F2 = 0x335,
288 .RG_MACPID1F2 = 0x336,
289 .RG_MACSHA0F2 = 0x337,
290 .RG_MACSHA1F2 = 0x338,
291 .RG_MACPID0F3 = 0x339,
292 .RG_MACPID1F3 = 0x33A,
293 .RG_MACSHA0F3 = 0x33B,
294 .RG_MACSHA1F3 = 0x33C,
295 .RG_AMCS = 0x340,
296 .RG_AMEDT = 0x341,
297 .RG_AMAACKPD = 0x342,
298 .RG_AMAACKTL = 0x343,
299 .RG_AMAACKTH = 0x344,
300 .RG_FSKC0 = 0x360,
301 .RG_FSKC1 = 0x361,
302 .RG_FSKC2 = 0x362,
303 .RG_FSKC3 = 0x363,
304 .RG_FSKC4 = 0x364,
305 .RG_FSKPLL = 0x365,
306 .RG_FSKSFD0L = 0x366,
307 .RG_FSKSFD0H = 0x367,
308 .RG_FSKSFD1L = 0x368,
309 .RG_FSKSFD1H = 0x369,
310 .RG_FSKPHRTX = 0x36A,
311 .RG_FSKPHRRX = 0x36B,
312 .RG_FSKRPC = 0x36C,
313 .RG_FSKRPCONT = 0x36D,
314 .RG_FSKRPCOFFT = 0x36E,
315 .RG_FSKRRXFLL = 0x370,
316 .RG_FSKRRXFLH = 0x371,
317 .RG_FSKDM = 0x372,
318 .RG_FSKPE0 = 0x373,
319 .RG_FSKPE1 = 0x374,
320 .RG_FSKPE2 = 0x375,
321 .RG_PMUC = 0x380,
322 .RG_PMUVAL = 0x381,
323 .RG_PMUQF = 0x382,
324 .RG_PMUI = 0x383,
325 .RG_PMUQ = 0x384,
326 .RG_CNTC = 0x390,
327 .RG_CNT0 = 0x391,
328 .RG_CNT1 = 0x392,
329 .RG_CNT2 = 0x393,
330 .RG_CNT3 = 0x394,
331};
333
338static const struct at86rf215_BBC_regs BBC1_regs = {
339 .RG_IRQS = 0x03,
340 .RG_FBRXS = 0x3000,
341 .RG_FBRXE = 0x37FE,
342 .RG_FBTXS = 0x3800,
343 .RG_FBTXE = 0x3FFE,
344 .RG_IRQM = 0x400,
345 .RG_PC = 0x401,
346 .RG_PS = 0x402,
347 .RG_RXFLL = 0x404,
348 .RG_RXFLH = 0x405,
349 .RG_TXFLL = 0x406,
350 .RG_TXFLH = 0x407,
351 .RG_FBLL = 0x408,
352 .RG_FBLH = 0x409,
353 .RG_FBLIL = 0x40A,
354 .RG_FBLIH = 0x40B,
355 .RG_OFDMPHRTX = 0x40C,
356 .RG_OFDMPHRRX = 0x40D,
357 .RG_OFDMC = 0x40E,
358 .RG_OFDMSW = 0x40F,
359 .RG_OQPSKC0 = 0x410,
360 .RG_OQPSKC1 = 0x411,
361 .RG_OQPSKC2 = 0x412,
362 .RG_OQPSKC3 = 0x413,
363 .RG_OQPSKPHRTX = 0x414,
364 .RG_OQPSKPHRRX = 0x415,
365 .RG_AFC0 = 0x420,
366 .RG_AFC1 = 0x421,
367 .RG_AFFTM = 0x422,
368 .RG_AFFVM = 0x423,
369 .RG_AFS = 0x424,
370 .RG_MACEA0 = 0x425,
371 .RG_MACEA1 = 0x426,
372 .RG_MACEA2 = 0x427,
373 .RG_MACEA3 = 0x428,
374 .RG_MACEA4 = 0x429,
375 .RG_MACEA5 = 0x42A,
376 .RG_MACEA6 = 0x42B,
377 .RG_MACEA7 = 0x42C,
378 .RG_MACPID0F0 = 0x42D,
379 .RG_MACPID1F0 = 0x42E,
380 .RG_MACSHA0F0 = 0x42F,
381 .RG_MACSHA1F0 = 0x430,
382 .RG_MACPID0F1 = 0x431,
383 .RG_MACPID1F1 = 0x432,
384 .RG_MACSHA0F1 = 0x433,
385 .RG_MACSHA1F1 = 0x434,
386 .RG_MACPID0F2 = 0x435,
387 .RG_MACPID1F2 = 0x436,
388 .RG_MACSHA0F2 = 0x437,
389 .RG_MACSHA1F2 = 0x438,
390 .RG_MACPID0F3 = 0x439,
391 .RG_MACPID1F3 = 0x43A,
392 .RG_MACSHA0F3 = 0x43B,
393 .RG_MACSHA1F3 = 0x43C,
394 .RG_AMCS = 0x440,
395 .RG_AMEDT = 0x441,
396 .RG_AMAACKPD = 0x442,
397 .RG_AMAACKTL = 0x443,
398 .RG_AMAACKTH = 0x444,
399 .RG_FSKC0 = 0x460,
400 .RG_FSKC1 = 0x461,
401 .RG_FSKC2 = 0x462,
402 .RG_FSKC3 = 0x463,
403 .RG_FSKC4 = 0x464,
404 .RG_FSKPLL = 0x465,
405 .RG_FSKSFD0L = 0x466,
406 .RG_FSKSFD0H = 0x467,
407 .RG_FSKSFD1L = 0x468,
408 .RG_FSKSFD1H = 0x469,
409 .RG_FSKPHRTX = 0x46A,
410 .RG_FSKPHRRX = 0x46B,
411 .RG_FSKRPC = 0x46C,
412 .RG_FSKRPCONT = 0x46D,
413 .RG_FSKRPCOFFT = 0x46E,
414 .RG_FSKRRXFLL = 0x470,
415 .RG_FSKRRXFLH = 0x471,
416 .RG_FSKDM = 0x472,
417 .RG_FSKPE0 = 0x473,
418 .RG_FSKPE1 = 0x474,
419 .RG_FSKPE2 = 0x475,
420 .RG_PMUC = 0x480,
421 .RG_PMUVAL = 0x481,
422 .RG_PMUQF = 0x482,
423 .RG_PMUI = 0x483,
424 .RG_PMUQ = 0x484,
425 .RG_CNTC = 0x490,
426 .RG_CNT0 = 0x491,
427 .RG_CNT1 = 0x492,
428 .RG_CNT2 = 0x493,
429 .RG_CNT3 = 0x494,
430};
432
437#define AT86RF215_PN (0x34) /* sub-GHz & 2.4 GHz */
438#define AT86RF215IQ_PN (0x35) /* I/Q radio only */
439#define AT86RF215M_PN (0x36) /* sub-GHz only */
441
446#define FLAG_WRITE 0x8000
447#define FLAG_READ 0x0000
449
454#define CMD_RF_NOP 0x0
455#define CMD_RF_SLEEP 0x1
456#define CMD_RF_TRXOFF 0x2
457#define CMD_RF_TXPREP 0x3
458#define CMD_RF_TX 0x4
459#define CMD_RF_RX 0x5
460#define CMD_RF_RESET 0x7 /* transceiver reset, the transceiver state
461 will automatically end up in state TRXOFF */
463
468#define RF_STATE_TRXOFF 0x2 /* Transceiver off, SPI active */
469#define RF_STATE_TXPREP 0x3 /* Transmit preparation */
470#define RF_STATE_TX 0x4 /* Transmit */
471#define RF_STATE_RX 0x5 /* Receive */
472#define RF_STATE_TRANSITION 0x6 /* State transition in progress */
473#define RF_STATE_RESET 0x7 /* Transceiver is in state RESET or SLEEP */
475
477#define CCF0_24G_OFFSET 1500000U
478
483#define RF_SR_4000K 0x1
484#define RF_SR_2000K 0x2
485#define RF_SR_1333K 0x3
486#define RF_SR_1000K 0x4
487#define RF_SR_800K 0x5
488#define RF_SR_666K 0x6
489#define RF_SR_500K 0x8
490#define RF_SR_400K 0xA
492
493/* The sub-register configures the relative cut-off frequency fCUT
494 where 1.0 refers to half the sample frequency fS. */
496#define RF_RCUT_FS_BY_8 (0x0 << RXDFE_RCUT_SHIFT)
498#define RF_RCUT_FS_BY_5P3 (0x1 << RXDFE_RCUT_SHIFT)
500#define RF_RCUT_FS_BY_4 (0x2 << RXDFE_RCUT_SHIFT)
502#define RF_RCUT_FS_BY_2P6 (0x3 << RXDFE_RCUT_SHIFT)
504#define RF_RCUT_FS_BY_2 (0x4 << RXDFE_RCUT_SHIFT)
505
509#define RF_DTB_2_US 0x0
510#define RF_DTB_8_US 0x1
511#define RF_DTB_32_US 0x2
512#define RF_DTB_128_US 0x3
514
516#define BB_MCS_BPSK_REP4 0
518#define BB_MCS_BPSK_REP2 1
520#define BB_MCS_QPSK_REP2 2
522#define BB_MCS_QPSK_1BY2 3
524#define BB_MCS_QPSK_3BY4 4
526#define BB_MCS_16QAM_1BY2 5
528#define BB_MCS_16QAM_3BY4 6
529
531#define RXM_MR_OQPSK 0x0
533#define RXM_LEGACY_OQPSK 0x1
535#define RXM_BOTH_OQPSK 0x2
537#define RXM_DISABLE 0x3
538
540#define FSK_MORD_2SFK (0 << FSKC0_MORD_SHIFT)
542#define FSK_MORD_4SFK (1 << FSKC0_MORD_SHIFT)
543
548#define FSK_MIDX_3_BY_8 (0 << FSKC0_MIDX_SHIFT)
549#define FSK_MIDX_4_BY_8 (1 << FSKC0_MIDX_SHIFT)
550#define FSK_MIDX_6_BY_8 (2 << FSKC0_MIDX_SHIFT)
551#define FSK_MIDX_8_BY_8 (3 << FSKC0_MIDX_SHIFT)
552#define FSK_MIDX_10_BY_8 (4 << FSKC0_MIDX_SHIFT)
553#define FSK_MIDX_12_BY_8 (5 << FSKC0_MIDX_SHIFT)
554#define FSK_MIDX_14_BY_8 (6 << FSKC0_MIDX_SHIFT)
555#define FSK_MIDX_16_BY_8 (7 << FSKC0_MIDX_SHIFT)
557
562#define FSK_MIDXS_SCALE_7_BY_8 (0 << FSKC0_MIDXS_SHIFT)
563#define FSK_MIDXS_SCALE_8_BY_8 (1 << FSKC0_MIDXS_SHIFT)
564#define FSK_MIDXS_SCALE_9_BY_8 (2 << FSKC0_MIDXS_SHIFT)
565#define FSK_MIDXS_SCALE_10_BY_8 (3 << FSKC0_MIDXS_SHIFT)
567
572#define FSK_BT_05 (0 << FSKC0_BT_SHIFT)
573#define FSK_BT_10 (1 << FSKC0_BT_SHIFT)
574#define FSK_BT_15 (2 << FSKC0_BT_SHIFT)
575#define FSK_BT_20 (3 << FSKC0_BT_SHIFT)
577
582#define FSK_SRATE_50K 0x0
583#define FSK_SRATE_100K 0x1
584#define FSK_SRATE_150K 0x2
585#define FSK_SRATE_200K 0x3
586#define FSK_SRATE_300K 0x4
587#define FSK_SRATE_400K 0x5
589
594#define FSK_CHANNEL_SPACING_200K 0x0
595#define FSK_CHANNEL_SPACING_400K 0x1
597
602#define FSKC3_SFDT(n) (((n) << FSKC3_SFDT_SHIFT) & FSKC3_SFDT_MASK)
603
605#define FSKC3_PDT(n) (((n) << FSKC3_PDT_SHIFT) & FSKC3_PDT_MASK)
606
607#ifdef __cplusplus
608}
609#endif
610
Base Band Controller registers.
uint16_t RG_FSKPHRTX
see datasheet
uint16_t RG_FSKSFD1H
see datasheet
uint16_t RG_OQPSKPHRRX
see datasheet
uint16_t RG_FBLH
see datasheet
uint16_t RG_MACPID1F3
see datasheet
uint16_t RG_RXFLL
see datasheet
uint16_t RG_FBTXE
see datasheet
uint16_t RG_AFFVM
see datasheet
uint16_t RG_MACSHA1F2
see datasheet
uint16_t RG_FBRXS
see datasheet
uint16_t RG_FBRXE
see datasheet
uint16_t RG_FSKRPCONT
see datasheet
uint16_t RG_OQPSKC1
see datasheet
uint16_t RG_MACEA6
see datasheet
uint16_t RG_FSKRRXFLH
see datasheet
uint16_t RG_AMAACKPD
see datasheet
uint16_t RG_FSKSFD1L
see datasheet
uint16_t RG_OFDMSW
see datasheet
uint16_t RG_MACEA3
see datasheet
uint16_t RG_MACSHA1F1
see datasheet
uint16_t RG_IRQM
see datasheet
uint16_t RG_FBLIH
see datasheet
uint16_t RG_FSKPE2
see datasheet
uint16_t RG_PMUVAL
see datasheet
uint16_t RG_PS
see datasheet
uint16_t RG_PC
see datasheet
uint16_t RG_MACPID0F0
see datasheet
uint16_t RG_PMUQF
see datasheet
uint16_t RG_AMAACKTH
see datasheet
uint16_t RG_FBTXS
see datasheet
uint16_t RG_MACSHA0F0
see datasheet
uint16_t RG_MACSHA1F0
see datasheet
uint16_t RG_CNT3
see datasheet
uint16_t RG_FSKC0
see datasheet
uint16_t RG_MACEA5
see datasheet
uint16_t RG_TXFLL
see datasheet
uint16_t RG_FSKC1
see datasheet
uint16_t RG_AFC0
see datasheet
uint16_t RG_CNT0
see datasheet
uint16_t RG_MACEA0
see datasheet
uint16_t RG_MACPID0F2
see datasheet
uint16_t RG_FSKSFD0H
see datasheet
uint16_t RG_FSKRPCOFFT
see datasheet
uint16_t RG_CNT1
see datasheet
uint16_t RG_AFC1
see datasheet
uint16_t RG_FBLIL
see datasheet
uint16_t RG_OFDMC
see datasheet
uint16_t RG_MACPID0F1
see datasheet
uint16_t RG_OFDMPHRRX
see datasheet
uint16_t RG_MACEA7
see datasheet
uint16_t RG_MACEA1
see datasheet
uint16_t RG_MACEA4
see datasheet
uint16_t RG_CNTC
see datasheet
uint16_t RG_FSKSFD0L
see datasheet
uint16_t RG_FSKC4
see datasheet
uint16_t RG_FBLL
see datasheet
uint16_t RG_AFFTM
see datasheet
uint16_t RG_CNT2
see datasheet
uint16_t RG_MACSHA0F3
see datasheet
uint16_t RG_PMUQ
see datasheet
uint16_t RG_FSKDM
see datasheet
uint16_t RG_AMAACKTL
see datasheet
uint16_t RG_PMUC
see datasheet
uint16_t RG_FSKC3
see datasheet
uint16_t RG_MACSHA1F3
see datasheet
uint16_t RG_MACEA2
see datasheet
uint16_t RG_FSKPHRRX
see datasheet
uint16_t RG_TXFLH
see datasheet
uint16_t RG_PMUI
see datasheet
uint16_t RG_RXFLH
see datasheet
uint16_t RG_FSKPLL
see datasheet
uint16_t RG_FSKC2
see datasheet
uint16_t RG_OQPSKC0
see datasheet
uint16_t RG_AFS
see datasheet
uint16_t RG_IRQS
see datasheet
uint16_t RG_FSKRRXFLL
see datasheet
uint16_t RG_AMEDT
see datasheet
uint16_t RG_OQPSKPHRTX
see datasheet
uint16_t RG_FSKPE1
see datasheet
uint16_t RG_OQPSKC2
see datasheet
uint16_t RG_OQPSKC3
see datasheet
uint16_t RG_MACPID1F2
see datasheet
uint16_t RG_AMCS
see datasheet
uint16_t RG_FSKRPC
see datasheet
uint16_t RG_MACPID0F3
see datasheet
uint16_t RG_OFDMPHRTX
see datasheet
uint16_t RG_MACSHA0F2
see datasheet
uint16_t RG_MACSHA0F1
see datasheet
uint16_t RG_MACPID1F1
see datasheet
uint16_t RG_FSKPE0
see datasheet
uint16_t RG_MACPID1F0
see datasheet
Radio Frontend registers.
uint16_t RG_IRQM
see datasheet
uint16_t RG_CNM
see datasheet
uint16_t RG_STATE
see datasheet
uint16_t RG_CCF0H
see datasheet
uint16_t RG_RNDV
see datasheet
uint16_t RG_RSSI
see datasheet
uint16_t RG_PAC
see datasheet
uint16_t RG_IRQS
see datasheet
uint16_t RG_AUXS
see datasheet
uint16_t RG_EDV
see datasheet
uint16_t RG_RXDFE
see datasheet
uint16_t RG_PADFE
see datasheet
uint16_t RG_TXDACI
see datasheet
uint16_t RG_CMD
see datasheet
uint16_t RG_CNL
see datasheet
uint16_t RG_TXDFE
see datasheet
uint16_t RG_TXDACQ
see datasheet
uint16_t RG_TXCUTC
see datasheet
uint16_t RG_TXCI
see datasheet
uint16_t RG_EDC
see datasheet
uint16_t RG_TXCQ
see datasheet
uint16_t RG_AGCS
see datasheet
uint16_t RG_CCF0L
see datasheet
uint16_t RG_PLLCF
see datasheet
uint16_t RG_CS
see datasheet
uint16_t RG_PLL
see datasheet
uint16_t RG_RXBWC
see datasheet
uint16_t RG_AGCC
see datasheet
uint16_t RG_EDD
see datasheet