Loading...
Searching...
No Matches
sdkconfig_esp32s3.h
Go to the documentation of this file.
1/*
2 * SPDX-FileCopyrightText: 2022 Gunar Schorcht
3 * SPDX-License-Identifier: LGPL-2.1-only
4 */
5
6#pragma once
7
20
21#ifndef DOXYGEN
22
23#ifdef __cplusplus
24extern "C" {
25#endif
26
31
32/* Mapping of Kconfig defines to the respective enumeration values */
33#if CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_2
34# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 2
35#elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_5
36# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 5
37#elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_10
38# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 10
39#elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_20
40# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 20
41#elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_40
42# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 40
43#elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_80
44# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
45#elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_160
46# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 160
47#elif CONFIG_ESP32S3_DEFAULT_CPU_FREQ_MHZ_240
48# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 240
49#endif
50
54#ifndef CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ
55# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
56#endif
57
59
63#define CONFIG_RTC_CLK_CAL_CYCLES 1024
64
68#define CONFIG_EFUSE_MAX_BLK_LEN 256
69#define CONFIG_ESP_EFUSE_BLOCK_REV_MIN_FULL 0
70#define CONFIG_ESP_EFUSE_BLOCK_REV_MAX_FULL 199
71
75#define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_STA 1
76#define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_AP 1
77#define CONFIG_ESP_MAC_ADDR_UNIVERSE_BT 1
78#define CONFIG_ESP_MAC_ADDR_UNIVERSE_ETH 1
79#define CONFIG_ESP32S3_UNIVERSAL_MAC_ADDRESSES 4
80
84#define CONFIG_ESPTOOLPY_FLASHFREQ_80M 1
85#define CONFIG_ESPTOOLPY_FLASHFREQ "80m"
86#define CONFIG_ESPTOOLPY_FLASH_SAMPLE_MODE_STR 1
87
91#define CONFIG_ESP32S3_TRACEMEM_RESERVE_DRAM 0x0
92
93#define CONFIG_ESP_BROWNOUT_DET 1
94#define CONFIG_ESP_BROWNOUT_DET_LVL 7
95#define CONFIG_ESP_CONSOLE_MULTIPLE_UART 1
96#define CONFIG_ESP_DEBUG_OCDAWARE 1
97#define CONFIG_ESP_TIMER_IMPL_SYSTIMER 1
98
99#define CONFIG_ULP_COPROC_RESERVE_MEM 0
100
104#define CONFIG_ESP_SLEEP_RTC_BUS_ISO_WORKAROUND 1
105#define CONFIG_ESP_SLEEP_GPIO_RESET_WORKAROUND 1
106#define CONFIG_ESP_SLEEP_WAIT_FLASH_READY_EXTRA_DELAY 2000
107
111#define CONFIG_ESP_PHY_ENABLE_USB 1
112#ifdef MODULE_ESP_IDF_USB
113# define CONFIG_USB_OTG_SUPPORTED 1
114#endif
115
119#ifdef MODULE_ESP_SPI_RAM
120#ifdef MODULE_ESP_SPI_OCT
121# define CONFIG_SPIRAM_MODE_OCT 1
122#else
123# define CONFIG_SPIRAM_MODE_QUAD 1
124#endif
125# define CONFIG_SPIRAM_CLK_IO 30
126# define CONFIG_SPIRAM_CS_IO 26
127#endif
128
132#define CONFIG_ESP32S3_INSTRUCTION_CACHE_16KB 1
133#define CONFIG_ESP32S3_INSTRUCTION_CACHE_SIZE 0x4000
134#define CONFIG_ESP32S3_INSTRUCTION_CACHE_8WAYS 1
135#define CONFIG_ESP32S3_ICACHE_ASSOCIATED_WAYS 8
136#define CONFIG_ESP32S3_INSTRUCTION_CACHE_LINE_32B 1
137#define CONFIG_ESP32S3_INSTRUCTION_CACHE_LINE_SIZE 32
138#define CONFIG_ESP32S3_DATA_CACHE_32KB 1
139#define CONFIG_ESP32S3_DATA_CACHE_SIZE 0x8000
140#define CONFIG_ESP32S3_DATA_CACHE_8WAYS 1
141#define CONFIG_ESP32S3_DCACHE_ASSOCIATED_WAYS 8
142#define CONFIG_ESP32S3_DATA_CACHE_LINE_32B 1
143#define CONFIG_ESP32S3_DATA_CACHE_LINE_SIZE 32
144
148#ifdef MODULE_ESP_BLE
149# define CONFIG_BT_ALARM_MAX_NUM 50
150# define CONFIG_BT_BLE_CCA_MODE 0
151# define CONFIG_BT_BLE_CCA_MODE_NONE 1
152# define CONFIG_BT_CTRL_ADV_DUP_FILT_MAX 30
153# define CONFIG_BT_CTRL_BLE_ADV_REPORT_DISCARD_THRSHOLD 20
154# define CONFIG_BT_CTRL_BLE_ADV_REPORT_FLOW_CTRL_NUM 100
155# define CONFIG_BT_CTRL_BLE_ADV_REPORT_FLOW_CTRL_SUPP 1
156# define CONFIG_BT_CTRL_BLE_MAX_ACT 10
157# define CONFIG_BT_CTRL_BLE_MAX_ACT_EFF 10
158# define CONFIG_BT_CTRL_BLE_SCAN_DUPL 1
159# define CONFIG_BT_CTRL_BLE_STATIC_ACL_TX_BUF_NB 0
160# define CONFIG_BT_CTRL_CE_LENGTH_TYPE_EFF 0
161# define CONFIG_BT_CTRL_CE_LENGTH_TYPE_ORIG 1
162# define CONFIG_BT_CTRL_CHAN_ASS_EN 1
163# define CONFIG_BT_CTRL_COEX_PHY_CODED_TX_RX_TLIM_DIS 1
164# define CONFIG_BT_CTRL_COEX_PHY_CODED_TX_RX_TLIM_EFF 0
165# define CONFIG_BT_CTRL_DFT_TX_POWER_LEVEL_EFF 11
166# define CONFIG_BT_CTRL_DFT_TX_POWER_LEVEL_P9 1
167# define CONFIG_BT_CTRL_DUPL_SCAN_CACHE_REFRESH_PERIOD 0
168# define CONFIG_BT_CTRL_HCI_MODE_VHCI 1
169# define CONFIG_BT_CTRL_HCI_TL 1
170# define CONFIG_BT_CTRL_HCI_TL_EFF 1
171# define CONFIG_BT_CTRL_HW_CCA_EFF 0
172# define CONFIG_BT_CTRL_HW_CCA_VAL 20
173# define CONFIG_BT_CTRL_LE_PING_EN 1
174# define CONFIG_BT_CTRL_MODE_EFF 1
175# define CONFIG_BT_CTRL_PINNED_TO_CORE 0
176# define CONFIG_BT_CTRL_PINNED_TO_CORE_0 1
177# define CONFIG_BT_CTRL_RX_ANTENNA_INDEX_0 1
178# define CONFIG_BT_CTRL_RX_ANTENNA_INDEX_EFF 0
179# define CONFIG_BT_CTRL_SCAN_DUPL_CACHE_SIZE 100
180# define CONFIG_BT_CTRL_SCAN_DUPL_TYPE 0
181# define CONFIG_BT_CTRL_SCAN_DUPL_TYPE_DEVICE 1
182# define CONFIG_BT_CTRL_SLEEP_CLOCK_EFF 0
183# define CONFIG_BT_CTRL_SLEEP_MODE_EFF 0
184# define CONFIG_BT_CTRL_TX_ANTENNA_INDEX_0 1
185# define CONFIG_BT_CTRL_TX_ANTENNA_INDEX_EFF 0
186#endif
187
188#ifdef __cplusplus
189}
190#endif
191
192#endif /* DOXYGEN */